The PDF file you selected should load here if your Web browser has a PDF reader plug-in installed (for example, a recent version of Adobe Acrobat Reader).

If you would like more information about how to print, save, and work with PDFs, Highwire Press provides a helpful Frequently Asked Questions about PDFs.

Alternatively, you can download the PDF file directly to your computer, from where it can be opened using a PDF reader. To download the PDF, click the Download link above.

Fullscreen Fullscreen Off


This paper presents a novel architecture design for forward error correction technique based on RS coding scheme for wireless applications. The design was created using System Generator for DSP tool from Xilinx and was simulated on Matlab/Simulink environment. The hardware description language source code for different blocks was generated and the design was subjected to severe functional and timing constraints using Xilinx Foundation series and ModelSim tools. Synplify Pro tool was finally used to synthesize the complete design. The overall architecture for RS Coder-Decoder was implemented on Xilinx Virtex-II XC2v250 device and consumed slices 1429 for the CODEC at a clock frequency of 90 MHz. The architecture design power consumption analysis was done using the Xilinx Xpower tool and it came out to be about 783 mW.

Keywords

FPGA, Reed-Solomon Coding
User