Open Access Open Access  Restricted Access Subscription Access

FPGA Implementation of Digital Modulation Technique for HRR Target Detection


Affiliations
1 ECE, B. V. Raju Institute of Technology, Narsapur - 502313, Telangana, India
2 ECE, J. N. T. U. College of Engineering, Hyderabad - 500085, Telangana, India
 

In Radar signal processing, at the receiving end signal detection is difficult when the signal is corrupted by noise. Conventional digital signal processing techniques are not capable to detect the corrupted signal in noise. In this paper, different methods for design of Binary Phase Shift Keying (BPSK) modulation are described. The design and simulation of the different blocks such as signed multipliers, Barker code generators, multiplexer etc. Consequential Digital project design is practicable because of advance hardware description languages (eg. verilog or VHDL) and implementation of Field Programmable Gate Array (FPGA). Digital communication is steady and secure than that of analog communication. BPSK is competent and important technique in digital communication. For implementation of software defined radar systems, the resolution, sensibility and extensibility requirements are driving the development of RF signal generator with phase, pulse amplitude and stable frequency carriers verilog hardware description language is used to design entire system and implemented on Sparten-6 FPGA device.

Keywords

Binary Phase Shift keying (BPSK), Digital Modulation, Field Programmable Gate Array (FPGA)
User

Abstract Views: 186

PDF Views: 0




  • FPGA Implementation of Digital Modulation Technique for HRR Target Detection

Abstract Views: 186  |  PDF Views: 0

Authors

Jayshree Kamble
ECE, B. V. Raju Institute of Technology, Narsapur - 502313, Telangana, India
I. A. Pasha
ECE, B. V. Raju Institute of Technology, Narsapur - 502313, Telangana, India
M. Madhavilatha
ECE, J. N. T. U. College of Engineering, Hyderabad - 500085, Telangana, India

Abstract


In Radar signal processing, at the receiving end signal detection is difficult when the signal is corrupted by noise. Conventional digital signal processing techniques are not capable to detect the corrupted signal in noise. In this paper, different methods for design of Binary Phase Shift Keying (BPSK) modulation are described. The design and simulation of the different blocks such as signed multipliers, Barker code generators, multiplexer etc. Consequential Digital project design is practicable because of advance hardware description languages (eg. verilog or VHDL) and implementation of Field Programmable Gate Array (FPGA). Digital communication is steady and secure than that of analog communication. BPSK is competent and important technique in digital communication. For implementation of software defined radar systems, the resolution, sensibility and extensibility requirements are driving the development of RF signal generator with phase, pulse amplitude and stable frequency carriers verilog hardware description language is used to design entire system and implemented on Sparten-6 FPGA device.

Keywords


Binary Phase Shift keying (BPSK), Digital Modulation, Field Programmable Gate Array (FPGA)



DOI: https://doi.org/10.17485/ijst%2F2015%2Fv8i24%2F141614