Open Access Open Access  Restricted Access Subscription Access

Modified Architecture for Distributed Arithmetic with Optimized Delay using Parallel Processing


Affiliations
1 A.P. Department of ECE, Anna University, BIT Campus Tiruchirappalli, Tamil Nadu, India
2 Department of ECE, Saranathan College of Engineering, Tiruchirappalli, Tamil Nadu, India
 

In VLSI design of system configuration, the important parameter speed is playing a vital role in the design which is purely determined by the delay of the design. In the delay of the design is arrived by design delay and routing i.e. path delay. Nowadays in the design, the path or routing delay dominates more due to miniaturization of the design. During earlier days design delay dominates more. Because of scaling in the design, it is essential to concentrate more towards routing delay of the design to get the optimized delay in turn optimized speed in trade of with area. In the proposed work, by reviewing different architecture was constructed with different basic module in order to achieve optimized delay which is realized using verilog HDL.

Keywords

Architecture, Distributed Arithmetic, FIR Filter, Parallel Processing, Routing Delay, VLSI Design
User

Abstract Views: 188

PDF Views: 0




  • Modified Architecture for Distributed Arithmetic with Optimized Delay using Parallel Processing

Abstract Views: 188  |  PDF Views: 0

Authors

S. Subathradevi
A.P. Department of ECE, Anna University, BIT Campus Tiruchirappalli, Tamil Nadu, India
C. Vennila
Department of ECE, Saranathan College of Engineering, Tiruchirappalli, Tamil Nadu, India

Abstract


In VLSI design of system configuration, the important parameter speed is playing a vital role in the design which is purely determined by the delay of the design. In the delay of the design is arrived by design delay and routing i.e. path delay. Nowadays in the design, the path or routing delay dominates more due to miniaturization of the design. During earlier days design delay dominates more. Because of scaling in the design, it is essential to concentrate more towards routing delay of the design to get the optimized delay in turn optimized speed in trade of with area. In the proposed work, by reviewing different architecture was constructed with different basic module in order to achieve optimized delay which is realized using verilog HDL.

Keywords


Architecture, Distributed Arithmetic, FIR Filter, Parallel Processing, Routing Delay, VLSI Design



DOI: https://doi.org/10.17485/ijst%2F2015%2Fv8i24%2F117028