The PDF file you selected should load here if your Web browser has a PDF reader plug-in installed (for example, a recent version of Adobe Acrobat Reader).

If you would like more information about how to print, save, and work with PDFs, Highwire Press provides a helpful Frequently Asked Questions about PDFs.

Alternatively, you can download the PDF file directly to your computer, from where it can be opened using a PDF reader. To download the PDF, click the Download link above.

Fullscreen Fullscreen Off


Objective: This research focuses on design and implementation of FPGA hardware architecture based image de-noising algorithm with automatic detection and correction of impulse noise. With the proposed hardware, image or video camera can be interfaced with the implementing hardware for de-noising of salt and pepper noise called impulse noise. Methods/Analysis: The algorithms proposed in this research mainly work on images to identify the impulse noise affected pixel and correct only the corrupted pixel instead of uncorrupted. Also the novelty method modifies the existed features of various de-noising techniques using real time, low power FPGA architecture for the noise detection and correction. Findings: The proposed research is in two stages namely modified boundary discriminative noise detection and recursive median filter based correction technique. These two stages are tested for various noise densities and delivered better de-noising factor than the existing algorithms. The simulation results of the implemented algorithm prove efficiency of 98% noise reduction factor for 90% corrupted image or video.

Keywords

BDND, FGPA, Impulse Noise, Median Filters, MSE, Non Linear Filters.
User