Open Access Open Access  Restricted Access Subscription Access

Design and Implementation of FPGA Based Digital Base Band Processor for RFID Reader


Affiliations
1 Department of Electronics and Communication Engineering, Government of Engineering College, Kushalnagar – 571234, Karnataka, India
2 Department of Electronics and Communication Engineering, East Point College of Engineering and Technology, Bengaluru – 560049, Karnataka, India
 

RFID ipso facto deals with identification of objects through radio waves. Its use started during World War II in the identification of “Friend-or-Foe” for targets used by the military, such as aircraft and forces. It was only in 1990s, that large scale use of RFID started. The objective of this paper is to implement the digital baseband processor for UHF RFID reader compatible with EPC Global C1G2 /ISO 18000-6 C protocol. The functional simulation of digital base band processor is done using Modelsim simulator. It is verified and tested successfully on FPGA Spartan-6 prototype board for its logic function. A new bit stream encoding and decoding module are presented for the digital base band processor. The synthesis results proved, that the power consumption of the digital base band processor is about 5mW and the number of slice registers and LUTs used are 32 and 33 respectively. The results presented in this paper are better than literature reported in terms of power. Areas of use RFID were supply management, for tracking articles, inventory and also for identification of animals.

Keywords

CRC, FPGA, HDL, ISO18000-6, RFID, UHF Reader
User

Abstract Views: 138

PDF Views: 0




  • Design and Implementation of FPGA Based Digital Base Band Processor for RFID Reader

Abstract Views: 138  |  PDF Views: 0

Authors

Neelappa
Department of Electronics and Communication Engineering, Government of Engineering College, Kushalnagar – 571234, Karnataka, India
N. G. Kurahatti
Department of Electronics and Communication Engineering, East Point College of Engineering and Technology, Bengaluru – 560049, Karnataka, India

Abstract


RFID ipso facto deals with identification of objects through radio waves. Its use started during World War II in the identification of “Friend-or-Foe” for targets used by the military, such as aircraft and forces. It was only in 1990s, that large scale use of RFID started. The objective of this paper is to implement the digital baseband processor for UHF RFID reader compatible with EPC Global C1G2 /ISO 18000-6 C protocol. The functional simulation of digital base band processor is done using Modelsim simulator. It is verified and tested successfully on FPGA Spartan-6 prototype board for its logic function. A new bit stream encoding and decoding module are presented for the digital base band processor. The synthesis results proved, that the power consumption of the digital base band processor is about 5mW and the number of slice registers and LUTs used are 32 and 33 respectively. The results presented in this paper are better than literature reported in terms of power. Areas of use RFID were supply management, for tracking articles, inventory and also for identification of animals.

Keywords


CRC, FPGA, HDL, ISO18000-6, RFID, UHF Reader



DOI: https://doi.org/10.17485/ijst%2F2017%2Fv10i1%2F138692