Open Access Open Access  Restricted Access Subscription Access

A VLSI Architecture of Root Raised Cosine Filter Using Efficient Algorithm


Affiliations
1 PG Scholar, School of Computing, SASTRA University, Thirumalaisamudram, Thanjavur – 613401, Tamil Nadu, India
 

This paper describe about a reduction of area and power using Vertical and Horizontal Common Sub-Expression Elimination Algorithm in ischolar_main raised cosine filter. The common sub-expression elimination algorithm is commonly used to reduce the number of adders present the given multiplier architecture is done by reducing MPIS (Multiplications per Input Samples) and APIS (Additions per Input Samples). In the 2bit and 3-bit BCSE algorithms, shift and add method was proposed. Those provide less area than the normal multiplier. Hence algorithm is proposed to further reduce the area utilization, power consumption .Area is utilized by reducing the number of gates in the architecture. This algorithm used for implementing higher adder filters with very few adders and few stages. The proposed algorithm is used to multiply both the signed and unsigned constant multiplication. Here the adjacent co-efficient are grouped by 2bit, 4bit and 8bit grouping as per the horizontal and vertical common sub-expressions. The Shift and add method is used to reduce the number of adders. Similarly multiplexers are used for switching activity to reduce the adders and multiplication stages. These operations are applied to the RRC FIR filter with the different standards. The whole work is done in Quartus II 9.2 web edition, cyclone III

Keywords

2-bit BCSE, CSE, RRC Filter, VHBCSE Algorithm.
User

Abstract Views: 229

PDF Views: 0




  • A VLSI Architecture of Root Raised Cosine Filter Using Efficient Algorithm

Abstract Views: 229  |  PDF Views: 0

Authors

N. Nivedha
PG Scholar, School of Computing, SASTRA University, Thirumalaisamudram, Thanjavur – 613401, Tamil Nadu, India
R. Muthaiah
PG Scholar, School of Computing, SASTRA University, Thirumalaisamudram, Thanjavur – 613401, Tamil Nadu, India

Abstract


This paper describe about a reduction of area and power using Vertical and Horizontal Common Sub-Expression Elimination Algorithm in ischolar_main raised cosine filter. The common sub-expression elimination algorithm is commonly used to reduce the number of adders present the given multiplier architecture is done by reducing MPIS (Multiplications per Input Samples) and APIS (Additions per Input Samples). In the 2bit and 3-bit BCSE algorithms, shift and add method was proposed. Those provide less area than the normal multiplier. Hence algorithm is proposed to further reduce the area utilization, power consumption .Area is utilized by reducing the number of gates in the architecture. This algorithm used for implementing higher adder filters with very few adders and few stages. The proposed algorithm is used to multiply both the signed and unsigned constant multiplication. Here the adjacent co-efficient are grouped by 2bit, 4bit and 8bit grouping as per the horizontal and vertical common sub-expressions. The Shift and add method is used to reduce the number of adders. Similarly multiplexers are used for switching activity to reduce the adders and multiplication stages. These operations are applied to the RRC FIR filter with the different standards. The whole work is done in Quartus II 9.2 web edition, cyclone III

Keywords


2-bit BCSE, CSE, RRC Filter, VHBCSE Algorithm.



DOI: https://doi.org/10.17485/ijst%2F2016%2Fv9i29%2F130984