Open Access Open Access  Restricted Access Subscription Access

Digital Infinite Impulse Response Filter with Floating Point Multiply Accumulate Circuit using Pipelining


Affiliations
1 PG Scholar, School of Computing, SASTRA University, Thanjavur – 613401, Tamil Nadu, India
 

A competent architecture for IIR filter is designed. It is configured and folded, which will be used in the real time applications like loud speaker and equalization of digital signal processing. A basic feature of digital signal processing is filtering. Filtering is a choosy system which passes an assured choice of frequency and attenuating the others frequency. Digital filtering is a prevailing sector of DSP allied works. A system of digital filter performs mathematical operations on a sampled or discrete time variant signal to contract or improve certain aspects of that signal. The configurable folded IIR filter for sixth order is designed using three series of second order IIR filter. This IIR filter architecture is used to carry out three second order or a one sixth order. It can be also used to execute one fourth order and one second order in parallel according to the requirement where, each second order IIR filter is designed using multiply accumulate circuit which as floating point. Here pipelining of IIR filter for second order is proposed to increase the throughput by reducing the critical path delay. The proposed sixth order IIR filter using three second order IIR filter with pipelining achieves 39.7% of increased throughput and it operates at high frequency of 85.068MHz compared with conventional MAC based architecture.

Keywords

IIR Filter, Multiply Accumulate Circuit (MAC), Pipeline.
User

Abstract Views: 244

PDF Views: 0




  • Digital Infinite Impulse Response Filter with Floating Point Multiply Accumulate Circuit using Pipelining

Abstract Views: 244  |  PDF Views: 0

Authors

S. Varthini
PG Scholar, School of Computing, SASTRA University, Thanjavur – 613401, Tamil Nadu, India
R. Muthaiah
PG Scholar, School of Computing, SASTRA University, Thanjavur – 613401, Tamil Nadu, India

Abstract


A competent architecture for IIR filter is designed. It is configured and folded, which will be used in the real time applications like loud speaker and equalization of digital signal processing. A basic feature of digital signal processing is filtering. Filtering is a choosy system which passes an assured choice of frequency and attenuating the others frequency. Digital filtering is a prevailing sector of DSP allied works. A system of digital filter performs mathematical operations on a sampled or discrete time variant signal to contract or improve certain aspects of that signal. The configurable folded IIR filter for sixth order is designed using three series of second order IIR filter. This IIR filter architecture is used to carry out three second order or a one sixth order. It can be also used to execute one fourth order and one second order in parallel according to the requirement where, each second order IIR filter is designed using multiply accumulate circuit which as floating point. Here pipelining of IIR filter for second order is proposed to increase the throughput by reducing the critical path delay. The proposed sixth order IIR filter using three second order IIR filter with pipelining achieves 39.7% of increased throughput and it operates at high frequency of 85.068MHz compared with conventional MAC based architecture.

Keywords


IIR Filter, Multiply Accumulate Circuit (MAC), Pipeline.



DOI: https://doi.org/10.17485/ijst%2F2016%2Fv9i29%2F130974