Refine your search
Collections
Co-Authors
A B C D E F G H I J K L M N O P Q R S T U V W X Y Z All
Hegde, Ganapathi
- A Low Power VLSI ASIC 3-Dimensinal Discrete Wavelet Transform Architecture for Video Coding Using Lifting Scheme
Abstract Views :159 |
PDF Views:2
Authors
Affiliations
1 Department of ECE, Amrita Vishwa Vidyapeetham, Amrita School of Engineering, Bangalore-560035, IN
1 Department of ECE, Amrita Vishwa Vidyapeetham, Amrita School of Engineering, Bangalore-560035, IN
Source
Digital Image Processing, Vol 3, No 11 (2011), Pagination: 716-721Abstract
This paper presents an efficient high speed, low power 3-Dimensinal Discrete wavelet transform (3-D DWT) architecture for video coding applications. 3-D DWT architecture is designed for 8*8*8 video frame, based on fast lifting scheme approach using (5/3) wavelet filter. It reduces the hardware complexity, memory accesses and achieves good quality of reconstruction for images. Sub blocks of the architecture are modeled in Verilog Hardware description language (Verilog HDL). The Application specific integrated circuit (ASIC) implementation results of 3-D DWT show that the proposed architecture achieves 29% improvement in power and operates at a maximum frequency of 380MHz. It can be used as a full custom design for video processing application.Keywords
3-D DWT, Lifting Scheme, ASIC, Video Processing.- Systolic Array Architectures for Discrete Wavelet Transform: A Survey
Abstract Views :191 |
PDF Views:0
Authors
Affiliations
1 Department of Electronics and Communication Engineering, Amrita Vishwa Vidyapeetham, IN
1 Department of Electronics and Communication Engineering, Amrita Vishwa Vidyapeetham, IN