Open Access Open Access  Restricted Access Subscription Access

Robust Logic Circuits Design Using SOI Shorted-Gate FinFETs


Affiliations
1 School of Electronics & Communication Engineering, Shri Mata Vaishno Devi University, Katra, Jammu and Kashmir 182 320, India
 

The scaling of planar Metal Oxide Semiconductor Field Effect Transistor (MOSFET) technology has reached to its extremity. Double Gate (DG) device was introduced to derive the benefits of scaling gate lengths. Fin-shaped Field Effect Transistors (FinFETs) proved to be the best architecture to realize a double gate structure. In this paper, a static leakage control technique is proposed and a ring-oscillator of five inverters based on shorted gate (SG) FinFETs is simulated using the technique. The basic logic gates like Inverter, 2-input NAND gate, and 2-input NOR gate are simulated using the proposed technique. Leakage power and Power Delay Product (PDP) optimization of 93.46% and 97.78% has been found in 2-input SG FinFET-based proposed NAND gate compared to that of 2-input SG FinFET-based conventional NAND gate. Also, SG FinFET-based proposed 2-input NOR gate shows 98.03% and 98% optimization of leakage power and PDP, respectively compared to the SG FinFET-based conventional 2-input NOR gate. The proposed SG FinFET-based ring-oscillator shows a leakage power and PDP optimization of 62.12% and 35.56%, respectively in comparison to the conventional SG FinFET-based ring-oscillator. The reliability of the proposed circuit is calculated, which came out to be the highest at 0.7V supply and 16nm process node for a 10% deviation in operating parameters. Also, the process parameter variation of leakage power, delay, and PDP of the proposed circuit came out to be proper and stable thus maintaining the functionality of the proposed circuit.

Keywords

Nanoelectronics, SG FinFET, GLBB, LCNT, Reliability, Monte-Carlo.
User
Notifications
Font Size

  • Alluri S & Rajendra N B, Adv Dec Sci Image Proc Secur Comput Vis, (2020) 281.
  • Strikha M V, Kurchak A L & Morozovska, Mes Nano Phys, (2020).
  • Tonk A, Int J Eng Res General Sci, 4 (2016) 738.
  • Tyagi S, Kumar S & Kumar A, Int J Adv Res Comput Commun Eng, 4 (2015) 563.
  • Rao R, Srivastava A, Blaauw D & Sylvester D, IEEE Trans Very Large Scale Integr VLSI Syst, 12 (2004) 131.
  • Mil’shtein S, Devarakonda L, Zanchi B & Palma, J Nanoscale Res, Lett, 7 (2012) 1.
  • Muatafa M, Bhat T A & Beigh M R, World J Nano Sci Eng, 3 (2013) 17.
  • Narendar V & Mishra R A, Superlattices Microstruct, 85 (2015) 357.
  • Yu Z, Chang S, Wang H, He J & Huang Q, J Comput Electron, 14 (2015) 515.
  • Sreenivasulu V B & Narendar V, Silicon, 14 (2021) 2009.
  • Hisamoto D, Lee W C, Kedzierski J, Takeuchi H, Asano K, Kuo C, Anderson E, King T J, Bokor J & Hu C, IEEE Trans Electron Devices, 47 (2000) 2320.
  • Cheng H W & Li Y, Toward Quant Finfet, (2013) 125.
  • Gu J, Keane J, Sapatnekar S & Kim C, IEEE CICC, (2006) 337.
  • Boukortt N E I, Lenka R, Patane S &Crupi G, J Electron,11 (2021) 91.
  • Huq S M I, Nafreen M, Rahman T & Bhadra S, ICAEE (2017) 33.
  • Srivastava N A, Priya A & Mishra R A, Appl Phys, A125 (2019) 1.
  • Mondal A J, Talukdar J & Bhattacharyya B K, Ain Shams Eng J, 11 (2020) 677.
  • Ni H, Ye L & Hu J, J Intel Inf Syst, 86 (2011) 31.
  • Hemantha S, Dhawan A & Kar H, IEEE Region 10 Int Conf, (2008).
  • Sharma V K, Pttanaik M & Raj B, Int J Electr Comput Energ Electron Commun Eng, 7 (2013) 239.
  • Sharma V K & Haq S Ul, J Nanoelectron Optoelectron, 13 (2018) 55.
  • Lorenzo R & Chaudary S, Microsyst Technol, 23 (2017) 4245.
  • Corsonello P, Lanuzza M & Perri S, Int J Circuit Theory Appl, 42 (2014) 65.
  • Kushwah R S & Sikarwar V, Radio-Electron Commun Sys, 58 (2015) 312.
  • Saha S, Kumar U S, Baghini, Goel M & Ramgopal R V, IEEE Trans Electron Dev, 68 (2021) 2618.
  • Song J Y, Choi W Y, Park J H, Lee J D & Park B J, IEEE Trans Nanotechnol, 5 (2006) 186.
  • Soleimani S, Afzali-Kusha A & Forouzandeh B, Int Conf Microelectron, (2008) 276.
  • Lee W, Wang L, Cui T, Nazarian S & Pedram M, Int Symp Low Power Electron Des, (2015) 105.

Abstract Views: 66

PDF Views: 74




  • Robust Logic Circuits Design Using SOI Shorted-Gate FinFETs

Abstract Views: 66  |  PDF Views: 74

Authors

Shams Ul Haq
School of Electronics & Communication Engineering, Shri Mata Vaishno Devi University, Katra, Jammu and Kashmir 182 320, India
Vijay Kumar Sharma
School of Electronics & Communication Engineering, Shri Mata Vaishno Devi University, Katra, Jammu and Kashmir 182 320, India

Abstract


The scaling of planar Metal Oxide Semiconductor Field Effect Transistor (MOSFET) technology has reached to its extremity. Double Gate (DG) device was introduced to derive the benefits of scaling gate lengths. Fin-shaped Field Effect Transistors (FinFETs) proved to be the best architecture to realize a double gate structure. In this paper, a static leakage control technique is proposed and a ring-oscillator of five inverters based on shorted gate (SG) FinFETs is simulated using the technique. The basic logic gates like Inverter, 2-input NAND gate, and 2-input NOR gate are simulated using the proposed technique. Leakage power and Power Delay Product (PDP) optimization of 93.46% and 97.78% has been found in 2-input SG FinFET-based proposed NAND gate compared to that of 2-input SG FinFET-based conventional NAND gate. Also, SG FinFET-based proposed 2-input NOR gate shows 98.03% and 98% optimization of leakage power and PDP, respectively compared to the SG FinFET-based conventional 2-input NOR gate. The proposed SG FinFET-based ring-oscillator shows a leakage power and PDP optimization of 62.12% and 35.56%, respectively in comparison to the conventional SG FinFET-based ring-oscillator. The reliability of the proposed circuit is calculated, which came out to be the highest at 0.7V supply and 16nm process node for a 10% deviation in operating parameters. Also, the process parameter variation of leakage power, delay, and PDP of the proposed circuit came out to be proper and stable thus maintaining the functionality of the proposed circuit.

Keywords


Nanoelectronics, SG FinFET, GLBB, LCNT, Reliability, Monte-Carlo.

References