A B C D E F G H I J K L M N O P Q R S T U V W X Y Z All
Nagarajan, V.
- Effective Utilization of Clonal Seed Orchard of Teak and Production of Improved Planting Stock
Authors
Source
Indian Forester, Vol 134, No 7 (2008), Pagination: 977-980Abstract
No abstract- Design of ECC Co-Processor Architecture and Estimation of Resource Binding with Increased Key Size
Authors
1 Anna University, Chennai, TamilNadu, IN
2 Department of Electronics and Communication Engineering, Adhiparasakthi Engineering College, Melmaruvathur, TamilNadu, IN
Source
Programmable Device Circuits and Systems, Vol 4, No 15 (2012), Pagination: 774-781Abstract
The security level of Elliptic Curve Cryptography (ECC) system depends on the hardness of finding the discrete logarithm in a finite field, the curve parameters selection, bit length etc. Increased demand of security level insists the cryptosystem to prepare for higher key size. When the computational intensive ECC algorithm is implemented on field programmable gate arrays (FPGAs), the resource consumption is one of the key issues. The first objective of this paper is paving the steps in the design of typical ECC processor using ModelSim 5.7 and Xilinx 9.2i, and evaluating the performance measures viz. the hardware efficiency, the functionality efficiency, the area and power calculations. Secondly, this work implements an unique co-processor architecture for two different key sizes (160-bit and 256-bit) to figure out the absolute resource usage differences in term of power, area and speed. The bit length is the major parameter in key generation processes that deals with the time consuming operation scalar multiplication. ECC architectures over GF(2256) is designed with an efficient array multiplier and Montgomery scalar multiplication algorithm. The simulation result shows that with frequency 100MHz, the power consumption of ECC co-processor is 824mW and its occupies 27114 LUT’s and 1,64,292 gates. The architectures are implemented in Spartan3E family device XC3S1600E.
Keywords
Elliptic Curve Cryptography, Public Key Cryptography, Galois Fields, Key Length, Montgomery Scalar Multiplication Algorithm, Array Multiplier.- Design of Area Efficient Modified Carry Select Adder
Authors
1 Department of Electronics and Communication Engineering, Adhiparasakthi Engineering College, Melmaruvathur, IN
2 Department of Electronics and Communication Engineering, Adhiparasakthi Engineering College, Melmaruvathur, IN
Source
Programmable Device Circuits and Systems, Vol 4, No 13 (2012), Pagination: 718-722Abstract
Carry select adder is mainly used in data processing processor to perform the fast arithmetic operations. The carry select adder divides the words to be added into blocks and forms two sums for each block in parallel, one with assumed carry in Cin of 0 and the other with Cin of 1. The basic carry select adder is not area efficient because it uses multiple pairs of Ripple Carry Adders. Ripple carry adder consists of number of full adder circuits, so it will occupy more area. Each full adder inputs a carry-in, which is the carry-out of the preceding adder. In this paper a modified carry select adder is designed for area efficient. This work uses the Binary to Excess -1 converter and Basic unit instead of Ripple carry adder with Cin=1 in regular carry select adder to achieve lower area. This is achieved by lesser number of logic gates than the n bit full adder in Ripple Carry Adder. The reduced number of gates of this work offers the great advantage in the reduction of area. The design proposed in this paper has been developed using modelsim. In the proposed design, linear carry select adder with binary to excess 1 converter occupies 35 LUT’s. The results analysis shows that the proposed carry select adder structure is better than the conventional carry select adder but it will increases the delay.Keywords
Area Efficient, Carry Select Adder, Carry Propagation Delay.- An Improved Cellular Automata-Based Multi Byte ECC
Authors
1 SASTRA University, Thanjavur, IN
2 Jeppiaar Institute of Technology, Sriperumpudur, Chennai, IN
Source
Programmable Device Circuits and Systems, Vol 4, No 15 (2012), Pagination: 788-791Abstract
This paper identifies and resolves the weakness and limitation of existing Cellular Automata (CA)-based byte Error Correcting Code (ECC) and proposes an improved CA-based multi byte ECC which overcomes the identified weakness up to some extent. The code is very much suited from VLSI design viewpoint and requires significantly less hardware and power for decoding compared to the existing techniques employed for Reed–Solomon (RS) Codes. In this paper we are designing the Cellular Automata (CA) based multi byte error correction architecture. Cellular Automata is established for developing bits and bytes Error Correcting Codes. This code is very much suited from Very Large Scale Integration design viewpoint and requires much less hardware and power for decoding. The existing CA based error correcting scheme explains only about the double byte error correction. But this paper explains the error correction possibilities even if more than two errors present.Keywords
Cellular Automata, Error Correcting Code, Multi Byte ECC.- Building a National Food Security System
Authors
1 Indian Council of Agricultural Research, New Delhi, IN
Source
The Indian Journal of Nutrition and Dietetics, Vol 16, No 3 (1979), Pagination: 83-87Abstract
It is increasingly becoming evident from the food production data at global level, that the world food production is sufficient to feed the millions who are to-day malnourished, provided there is equitable distribution. It is in this context that the World Food Congress held in Rome in November 1974 passed a resolution for ensuring that by 1984 no child goes to bed hungry and no man's physical and mental capacity be allowed to be stunted due to malnutrition. This pious resolution gave hopes of international action for building up an International Food Security System. This talk of International Food Security System is not new since the concept is nearly 30 years old.- Chemicals in Food and Environment
Authors
Source
The Indian Journal of Nutrition and Dietetics, Vol 13, No 10 (1976), Pagination: 344-345Abstract
This number of British Medical Bulletin has presented a comprehensive review on a wide range of problems posed by the undesirable effects of chemicals in our food and environment. The brief reviews presented by well-recognised experts in this field provide a proper perspective of the entire gamut of lurking dangers in foods consumed by common man. The seventy five page review has an admirable coverage of a variety of problems such as chemical hazards in the home, naturally occurring toxins, mycotoxins, problems through food processing and preservatives, heavy metals and water supplies, besides this, importance of analytical surveys, assessing hazards of exposure to low toxic substances, toxicological assessment of new foods and the crucial role of epidemiological studies in providing unambiguous answers in regard to the role of toxins in foods in the aetiology of some diseases in man or live-stock. There is a valuable compilation of available information on the geographic epidemiology of some of the known diseases arising from some food toxins and mycotoxins in man and live-stock.- Protein Deficiency and Pesticide Toxicity
Authors
Source
The Indian Journal of Nutrition and Dietetics, Vol 11, No 1 (1974), Pagination: 47-48Abstract
Health hazards of pesticide residues in foods constitute an important public health problem. There is general agreement that malnutrition aggravates drug toxicity, and in countries where nutritional status of communities is unsatisfactory, it is important to have information on the interaction between pesticide toxicity and nutritional status.- Varietal Differences in Protein and Amino Acids of Grain Bajra (Pennisetum typhoides)
Authors
1 National Institute of Nutrition, Indian Council of Medical Research, Jamai Osmania, Hyderabad-7, A. P., IN
Source
The Indian Journal of Nutrition and Dietetics, Vol 8, No 6 (1971), Pagination: 301-308Abstract
Bajra (Pennisetum typhoides) is an important millet crop in dry and semi-dry regions of northern and peninsular India. Both by acreage and grain production, it ranks fourth in cereal crops of India and forms a major staple food for large segments of the population. With the new strategy in agriculture and introduction of new high yielding bajra hybrids, it has now been possible to increase grain yields considerably.- Nutrient Composition of Some Varieties of Ragi (Eleusine coracana)
Authors
1 National Institute of Nutrition, Indian Council of Medical Research, Jamai-Osntania, Hyderabad-7, IN
Source
The Indian Journal of Nutrition and Dietetics, Vol 7, No 2 (1970), Pagination: 80-84Abstract
The millet ragi (Eleusine Coracana) is an important staple foodgrain in central and southern parts of India. It is known to be a rich source of calcium, containing 0'3 to 0.4g per cent calcium as compared to other cereals which contain O.Ol to 0 04 g per cent.- Survey of Migration, Integration and Interconnection Techniques of Data Centric Networks to Internet- Towards Internet of Things (IoT)
Authors
1 Department of Information Technology, SRM University, Kattankulathur – 603203, Tamil Nadu, IN
2 Department of Computer Science, SRM University, Kattankulathur - 603203, Tamil Nadu, IN
Source
Indian Journal of Science and Technology, Vol 9, No 8 (2016), Pagination:Abstract
Background/Objectives: Internet of Things aims at creating web of things connecting anything, anytime and anywhere also embracing Cyber-physical systems. Methods/Statistical Analysis: The underlying data source being sensors or interconnection of them, predominantly communicating wirelessly (WSN), our paper attempts to survey and analyze all the interconnection models that provide information to the users exploiting or extracting information at their own capacities. We have grounded our survey based on the role of gateway and nodes, hops, connection points, robustness, suitability, resilience, scalability, topology and their adaptability towards IoT. Findings: As of now surveys have been made in silos like various interconnection techniques or migration techniques for Wireless Sensor Networks, to the best of our knowledge not much have been proposed about the feasible interconnection model towards Internet of Things. Our paper attempts to fill this gap and we have also studied the possible adaptation and integration of techniques like Software Defined Networks and virtualization towards Internet of Things. Software defined networks can provide us the much needed control for the Internet of Things and virtualization can provide us with re-usability. We have also highlighted how we can visualize a sensor node as a service or as a database. As of now very less work has been carried out about integration of these towards Web of Things. Applications/Improvements: We are also developing an architecture incorporating these layers namely the SDN and the virtualization and we have planned to test it using real time deployment in futureKeywords
Data Centric Networks, Internet of Things (IoT), Integration of WSN to IoT. Software Defined Network (SDN), Survey of Interconnection Techniques, Virtualization- A Review on Deployment Architectures of Path Computation Element using Software Defined Networking Paradigm
Authors
1 Faculty of Engineering and Technology, Department of Computer Science and Engineering, SRM University, Kattankulathur – 603203, Tamil Nadu, IN
Source
Indian Journal of Science and Technology, Vol 9, No 10 (2016), Pagination:Abstract
In traditional Generalized Multi-Protocol Label Switching (GMPLS), wide variety of functionalities like, GMPLS signaling GMPLS routing and link management increased the computational complexity of a single GMPLS network node. In concern with this, in order to provide the best paths by concerning effective utilization of network resources and better quality of transmission, a dedicated Path Computation Element (PCE) has been introduced. Software Defined Networking (SDN) is a new paradigm that decouples the network control from the data plane. With Software Defined Networking, the design, build and manage of networks can be made cost effective and dynamic manner, by transforming the traditional networks into open and programmable networks. The objective of this paper is to provide different architectural models of path computation element using Software Defined Networking paradigm. Using these deployment models, a network operator can manage and operate both the circuit switching and packet switching networks, thereby reduce capital expenses as well as operational expenses.Keywords
Generalized Multi-protocol Protocol Label Switching (GMPLS), Optical Networks, Path Computation Element (PCE), Software Defined Networking (SDN)- Survey of Migration, Integration and Interconnection Techniques of Data Centric Networks to Internet- Towards Internet of Things (IoT)
Authors
1 Department of Information Technology, SRM University, Kattankulathur - 603203 Tamil Nadu, IN
2 Department of Computer Science, SRM University, Kattankulathur – 603203, Tamil Nadu, IN
Source
Indian Journal of Science and Technology, Vol 9, No 11 (2016), Pagination:Abstract
Background/Objectives: Internet of Things aims at creating Web of Things connecting anything, anytime and anywhere also embracing Cyber-physical systems. Methods/Statistical Analysis: The underlying data source being sensors or interconnection of them, predominantly communicating wirelessly (WSN), our paper attempts to survey and analyze all the interconnection models that provide information to the users exploiting or extracting information at their own capacities. We have grounded our survey based on the role of gateway and nodes, hops, connection points, robustness, suitability, resilience, scalability, topology and their adaptability towards IoT. Findings: As of now surveys have been made in silos like various interconnection techniques or migration techniques for Wireless Sensor Networks to the best of our knowledge not much have been proposed about the feasible interconnection model towards Internet of Things. Our paper attempts to fill this gap and we have also studied the possible adaptation and integration of techniques like Software Defined Networks and virtualization towards Internet of Things. Software Defined Networks can provide us the much needed control for the Internet of Things and virtualization can provide us with re-usability. We have also highlighted how we can visualize a sensor node as a service or as a database. As of now very less work has been carried out about integration of these towards Web of Things. Applications/Improvements: We are also developing an architecture incorporating these layers namely the SDN and the virtualization and we have planned to test it using real time deployment in future.Keywords
Data Centric Networks, Integration of WSN to IoT, Internet of Things (IoT), Software Defined Network (SDN), Survey of Interconnection Techniques, Virtualization- Aesthetics of the Facade Wall
Authors
1 Measi Academy of Architecture, Royapettah, Chennai 600-018, IN
2 Hindustan University, Chennai, IN
Source
International Journal of Engineering Research, Vol 7, No SP 2 (2018), Pagination: 153-155Abstract
The paper aims, to trace the evolution of the facade from the point of view of aesthetics, from Modernism to the present. Different perceptions manifested in terms of design principles, materiality and tectonics will be described through case studies of different facades. Expression in phenomenological terms will be analysed. The paper will put forth that the wall is no longer static or singular in purpose and with new technology, it is dynamic and as in contemporary life, events, unpredictability and quick change are key factors and the wall as in the facade has evolved to reflect this.Keywords
Wall, Aesthetics, Facade, Surface, Phenomenology, Mass.- Finite Element Analysis of HYPAR Shell Footings with Variation in Edge Beam Dimensions and Embedment Ratio
Authors
1 Department of Civil Engineering, SSN College of Engineering, Chennai-603110, Tamil Nadu, IN