Refine your search
Collections
Co-Authors
Year
A B C D E F G H I J K L M N O P Q R S T U V W X Y Z All
Vishnupriya, M.
- Optimization of Area in Digit Serial Multiple Constant Multiplication at Gate Level
Abstract Views :154 |
PDF Views:2
Authors
Affiliations
1 Department of Electronics and Communication Engineering, Sri Eshwar College of Engineering, Coimbatore-641202, IN
1 Department of Electronics and Communication Engineering, Sri Eshwar College of Engineering, Coimbatore-641202, IN
Source
Digital Signal Processing, Vol 7, No 2 (2015), Pagination: 50-53Abstract
In the last two decades, many efficient algorithms and architectures have been introduced for the design of low complexity bit-parallel multiple constant multiplications (MCM) operation which increases the complexity of many digital signal processing systems. Multiple constant multiplications (MCM) is an efficient way of implementing several constant multiplications with the same input data. The coefficients are expressed using shifts, adders, and subtracters. On the other hand, little attention has been given to the digit-serial MCM design that offers alternative low complexity MCM operations. In this paper, we address the problem of optimizing the gate-level area in digit-serial MCM designs.Keywords
0-1 Integer Linear Programming (ILP), Digit-Serial Arithmetic, Finite Impulse Response (FIR) Filters, Gate-Level Area Optimization, Multiple Constant Multiplications.- A Milestone in Artificial Intelligence & Neural Science Cyborg
Abstract Views :207 |
PDF Views:5
Authors
Affiliations
1 Sri Eshwar College of Engineering, IN
1 Sri Eshwar College of Engineering, IN