Open Access Open Access  Restricted Access Subscription Access

VLSI Implementation Of Vedic Mathematics And Its Application In RSA Cryptosystem


 

Vedic mathematics is the ancient system of Indian mathematics. This paper suggests a method for VLSI implementation of the Vedic multiplication and division algorithms. It also attempts to perform a comparison based on speed, power, and area with conventional multiplication and division algorithms. Hence the vedic systems are better to the conventional systems, the vedic algorithms are used to implement the RSA encryption/decryption systems. RSA is the widely used public key encryption/decryption method. The Vedic RSA enabled the RSA hardware to work as fast as its software counterparts. Simulation is done in Verilog HDLwith Modelsim and Xilinx ISEsoftwares and implementation is on Xilinx Spartan 3E FPGA

Keywords

Vedic mathematics, RSA cryptography,Verilog HDL, modelsim, Xilinx Spartan 3E
User
Notifications
Font Size

Abstract Views: 135

PDF Views: 4




  • VLSI Implementation Of Vedic Mathematics And Its Application In RSA Cryptosystem

Abstract Views: 135  |  PDF Views: 4

Authors

Abstract


Vedic mathematics is the ancient system of Indian mathematics. This paper suggests a method for VLSI implementation of the Vedic multiplication and division algorithms. It also attempts to perform a comparison based on speed, power, and area with conventional multiplication and division algorithms. Hence the vedic systems are better to the conventional systems, the vedic algorithms are used to implement the RSA encryption/decryption systems. RSA is the widely used public key encryption/decryption method. The Vedic RSA enabled the RSA hardware to work as fast as its software counterparts. Simulation is done in Verilog HDLwith Modelsim and Xilinx ISEsoftwares and implementation is on Xilinx Spartan 3E FPGA

Keywords


Vedic mathematics, RSA cryptography,Verilog HDL, modelsim, Xilinx Spartan 3E