Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Performance Analysis of Parallel Prefix Adder Architectures Using Synopsys Tools


Affiliations
1 ECE Department, Amrita School of Engineering, Bangalore-560035, India
2 Intel Corporation, ORR, Bangalore, India
     

   Subscribe/Renew Journal


Binary addition is the most frequently used and speed limiting operation in the design of data path subsystems. There are several ways to formulate addition operation. Different ways provide different implementations. Among them, parallel prefix adder architectures are very much attractive because of their ease in formulation and implementation efficiency. In this paper, we are presenting the performance evaluation and comparison of 16-bit parallel prefix adder architectures namely Ladner-Fischer, Sklansky, Kogge-Stone, Brent-Kung and Han-Carlson. The comparison is done on the basis of three performance parameters i.e. area, power and delay. Out of these adders mentioned above, Han-Carlson architecture is found to be the best compromise.

Keywords

Parallel Prefix Adder, Synopsys.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 189

PDF Views: 4




  • Performance Analysis of Parallel Prefix Adder Architectures Using Synopsys Tools

Abstract Views: 189  |  PDF Views: 4

Authors

M. Ponni
ECE Department, Amrita School of Engineering, Bangalore-560035, India
Karthikeyan Ramamurthi
Intel Corporation, ORR, Bangalore, India
P. R. Vaya
ECE Department, Amrita School of Engineering, Bangalore-560035, India

Abstract


Binary addition is the most frequently used and speed limiting operation in the design of data path subsystems. There are several ways to formulate addition operation. Different ways provide different implementations. Among them, parallel prefix adder architectures are very much attractive because of their ease in formulation and implementation efficiency. In this paper, we are presenting the performance evaluation and comparison of 16-bit parallel prefix adder architectures namely Ladner-Fischer, Sklansky, Kogge-Stone, Brent-Kung and Han-Carlson. The comparison is done on the basis of three performance parameters i.e. area, power and delay. Out of these adders mentioned above, Han-Carlson architecture is found to be the best compromise.

Keywords


Parallel Prefix Adder, Synopsys.