Open Access Open Access  Restricted Access Subscription Access
Open Access Open Access Open Access  Restricted Access Restricted Access Subscription Access

Design and Analysis of Symmetric Extended Source/Drain Schottky Tunneling Transistor


Affiliations
1 Anna University, Tamilnadu, India
2 Karunya University, Tamilnadu, India
     

   Subscribe/Renew Journal


In this paper, the performance of Symmetric Extended Source/Drain Schottky Tunneling Transistor (ESD-ST-SOIFET) with different gate structures are investigated through a TCAD modeling study and compared with the performances of STSFET and conventional CMOS devices. The Symmetric Extended Source/Drain Schottky Tunneling Transistor has the source/drain regions replaced with silicide as opposed to highly doped silicon in conventional devices.The aim is to improve the on current and reduce the leakage current of the low gate length devices. It is shown that, the doped extension regions adjacent to the source/drain schottky barrier improves the drive current by shrinking the schottky barrier and also the simulation results shows that the increasing doping levels at the source/drain(S/D) extensions increases the leakage current. The optimized device shows excellent short channel immunity, compared to conventional CMOS devices. Thus the optimal S/D design for high performance is more likely to be decided by practical considerations such as process integration. The analysis also shows that, the best characteristics of the proposed device can be obtained only if using proper silicides at the S/D regions. This paper presents the simulation study of ESD-ST-SOIFET. The silicide technology can be used for the fabrication of this device. This device is considered one of the most promising candidates for future nanotechnology world.

Keywords

Contact Resistance, High-K Gate Dielectrics, Nano Scale Devices, Semiconductor Device Modeling.
User
Subscription Login to verify subscription
Notifications
Font Size

Abstract Views: 159

PDF Views: 3




  • Design and Analysis of Symmetric Extended Source/Drain Schottky Tunneling Transistor

Abstract Views: 159  |  PDF Views: 3

Authors

J. Ajayan
Anna University, Tamilnadu, India
D. Jackuline Moni
Karunya University, Tamilnadu, India

Abstract


In this paper, the performance of Symmetric Extended Source/Drain Schottky Tunneling Transistor (ESD-ST-SOIFET) with different gate structures are investigated through a TCAD modeling study and compared with the performances of STSFET and conventional CMOS devices. The Symmetric Extended Source/Drain Schottky Tunneling Transistor has the source/drain regions replaced with silicide as opposed to highly doped silicon in conventional devices.The aim is to improve the on current and reduce the leakage current of the low gate length devices. It is shown that, the doped extension regions adjacent to the source/drain schottky barrier improves the drive current by shrinking the schottky barrier and also the simulation results shows that the increasing doping levels at the source/drain(S/D) extensions increases the leakage current. The optimized device shows excellent short channel immunity, compared to conventional CMOS devices. Thus the optimal S/D design for high performance is more likely to be decided by practical considerations such as process integration. The analysis also shows that, the best characteristics of the proposed device can be obtained only if using proper silicides at the S/D regions. This paper presents the simulation study of ESD-ST-SOIFET. The silicide technology can be used for the fabrication of this device. This device is considered one of the most promising candidates for future nanotechnology world.

Keywords


Contact Resistance, High-K Gate Dielectrics, Nano Scale Devices, Semiconductor Device Modeling.